# Verification Plan for Single Port Memory

| _                              |
|--------------------------------|
| Document #: 01                 |
| Release Date: 26/12/2024       |
| Revision #:                    |
| Revision Date:                 |
| Originator                     |
| Name: Hythem Ahmed             |
| Phone: +201145985850           |
| email: hythemahmed29@gmail.com |
| Approved                       |
| Name:                          |
| Phone:                         |
| email:<br>                     |
| Revisions History              |
| Date:                          |
| Version:                       |
| Author:                        |
|                                |
| Description:                   |

### Introduction

This document establishes the verification plan for the **single port memory** design specified in the requirement specification. It identifies the features to be tested, the test cases, the expected responses, and the methods of test case application and verification.

The verification plan provides a definition of the testbench and verification environment, test sequences, application of test cases, and verification approaches for the single port memory design as specified in the requirement specification, and in the implementation specification.

### IP Design Details

A **single-port memory** is a type of random-access memory (RAM) that has one access port. This means that it can perform either a read or write operation at any given time, but not both simultaneously.

The block diagram of the **single-port memory** is shown in figure 1.



Figure 1. Block Diagram of Single-Port Memory

The Input/Output description of the **single-port memory** is shown in table 1.

| Port    | Width | Description                                                              |  |  |  |  |
|---------|-------|--------------------------------------------------------------------------|--|--|--|--|
| i_data  | 32    | Input data to be stored in the memory.                                   |  |  |  |  |
| i_addr  | 4     | Input address that specifies location to be written/read to/from memory. |  |  |  |  |
| i_we    | 1     | Input write enable which enables the data to be written to the memory.   |  |  |  |  |
| i_clk   | 1     | Input clock.                                                             |  |  |  |  |
| i_rst_n | 1     | Input active low reset.                                                  |  |  |  |  |
| o_data  | 32    | Output data to be read from memory.                                      |  |  |  |  |
| o_valid | 1     | Output flag which indicates that the read data is valid.                 |  |  |  |  |

Table 1. Input/Output Description of Single-Port Memory.

## Verification Strategy

Our verification strategy for verifying the single-port memory is a class-based environment using SystemVerilog. The architecture of the environment is shown in figure 2.



Figure 2. Architecture of Class-Based Environment.

## **Exit Criteria**

### **Test Items**

The register shown below contains 33 bits

- Bit 32 → specifies whether memory can accept data or not.
- Bit 31:0 → data input to memory

| Memory Write Enable | Memory Output Data |  |  |
|---------------------|--------------------|--|--|
| reg[32]             | reg[31:0]          |  |  |

- Memory Write Enable:
  - o Set to 1:
    - Memory accepts data.
    - Data is stored at memory location specified by address.
    - Write operation is done @ posedge of clock.
  - Set to 0:
    - Memory does not accept data.
    - Data is read from memory location specified by address.
    - Read operation is done @ posedge of clock.
- Memory Output Data:
  - o Valid Data.
  - o Invalid Data.

## **Test Cases Table**

| Tst# | Feature                | Test Sequence                                                                      | Description                                                                                                                                                   |
|------|------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | RESET                  | i_rst_n = 0                                                                        | <ul> <li>All memory locations store a default value which is 0</li> <li>Output data is 0</li> <li>Valid flag is 0</li> </ul>                                  |
| 2    | WRITE                  | i_rst_n = 1<br>i_we = 1<br>i_data = <data><br/>i_addr = <address></address></data> | <ul> <li>The input data is stored in the memory location specified by the address.</li> <li>Output data is last read data</li> <li>Valid flag is 0</li> </ul> |
| 3    | READ                   | i_rst_n = 1<br>i_we = 0<br>i_addr = <address></address>                            | <ul> <li>The output data is read from the memory location specified by the address.</li> <li>Valid flag is 1</li> </ul>                                       |
| 4    | WRITE<br>WITH<br>RESET | i_rst_n = 0<br>i_we = 1<br>i_data = <data><br/>i_addr = <address></address></data> | <ul> <li>All memory locations store a default value which is 0</li> <li>Output data is 0</li> <li>Valid flag is 0</li> </ul>                                  |
| 5    | READ<br>WITH<br>RESET  | i_rst_n = 0<br>i_we = 0<br>i_addr = <address></address>                            | <ul> <li>All memory locations store a default value which is 0</li> <li>Output data is 0</li> <li>Valid flag is 0</li> </ul>                                  |

## Traceability Matrix

| Tst<br># | Reset    |            | Write Enable |             | Output Data |          |
|----------|----------|------------|--------------|-------------|-------------|----------|
|          | Asserted | Deasserted | Enable       | Disable     | Valid       | Invalid  |
| 1        | <u> </u> |            |              | <u>&lt;</u> |             | <u>~</u> |
| 2        |          | <u>~</u>   | <u>~</u>     |             |             | <u>~</u> |
| 3        |          | <u>~</u>   |              | <u>~</u>    | <u>~</u>    |          |
| 4        | <u>~</u> |            | <u>~</u>     |             |             | <u>~</u> |
| 5        | <u> </u> |            |              | <u> </u>    |             | <u> </u> |

### **Coverage Results**

#### 1. Code Coverage

• Statement Coverage: 100%

```
# Statement Coverage for instance /top/dut --
#
#
    Line
              Item
                                   Count
                                           Source
#
    ----
                                    ____
                                           _____
#
  File memory.sv
#
    18
                                      57
                 1
#
                                      12
    20
                 1
#
    20
                 2
                                     192
#
    21
                 1
                                     192
    23
#
                                      12
#
    24
                                      12
                 1
#
    27
                                      30
                 1
#
    28
                 1
                                      30
#
    31
                 1
                                      15
    32
                                      15
# Toggle Coverage:
#
    Enabled Coverage
                            Bins
                                    Hits
                                          Misses Coverage
#
                                              0 100.00%
#
    Toggles
                              68
                                      68
```

```
Statements - by instance (/top/dut)

18 always @(posedge i_clk, negedge i_rst_n) begin

20 for (int i = 0; i < DEPTH; i++) begin

21 mem[i] <= 0;

23 o_valid <= 1'b0;

24 o_data <= 'b0;

27 mem[i_addr] <= i_data;

28 o_valid <= 1'b0;

31 o_data <= mem[i_addr];

32 o_valid <= 1'b1;
```

Branch Coverage: 100%

```
#
# Branch Coverage for instance /top/dut
#
#
    Line
               Item
                                   Count
                                           Source
                                           _____
#
    _ _ _ _
                                   ----
#
   File memory.sv
#
         -----IF Branch-----
#
    19
                                     57
                                           Count coming in to IF
#
    19
                 1
                                     12
#
    26
                 1
                                      30
#
    30
                 1
                                     15
# Branch totals: 3 hits of 3 branches = 100.00%
#
#
# Statement Coverage:
#
    Enabled Coverage
                            Bins
                                    Hits
                                          Misses Coverage
#
#
    Statements
                              10
                                     10
                                              0
                                                 100.00%
```



Condition Coverage: NAExpression Coverage: NAFSM Coverage: NA

#### 2. Functional Coverage



## Opened Issues

### **Feature Assessment**